## Formulas Used:

$$Miss \, Rate = 1 - Hit \, Rate = \frac{\frac{Misses}{1000 \, Instructions} / 1000}{\frac{Memory \, Access}{Instructions}} = \frac{X}{Y}$$

$$Hit \, Rate = 1 - Miss \, Rate = \frac{\# \, of \, cache \, hits}{\# \, of \, cache \, hits + \# \, of \, cache \, misses}$$

## **Problem #1: Cache Miss Rate**

1. Using the baseline setting, collect and compare the cache miss rates of the L1-data, L1-instruction, L2, and last-level cache, for the 4 given traces.

| trace1 | # of Instructions | Memory Accesses | Hit      | Miss  | Hit Rate | Hit Rate (%) | Х       | Υ       | Miss Rate | Miss Rate (%) |
|--------|-------------------|-----------------|----------|-------|----------|--------------|---------|---------|-----------|---------------|
| L1D    | 200000000         | 67587936        | 67575397 | 12539 | 0.99981  | 99.98145     | 0.00006 | 0.33794 | 0.00019   | 0.01855       |
| L1I    | 200000000         | 9833672         | 9829570  | 4102  | 0.99958  | 99.95829     | 0.00002 | 0.04917 | 0.00042   | 0.04171       |
| L2C    | 200000000         | 18452           | 8742     | 9710  | 0.47377  | 47.37698     | 0.00005 | 0.00009 | 0.52623   | 52.62302      |
| LLC    | 200000000         | 10283           | 912      | 9371  | 0.08869  | 8.86901      | 0.00005 | 0.00005 | 0.91131   | 91.13099      |

| trace2 | # of Instructions | Memory Accesses | Hit      | Miss  | Hit Rate | Hit Rate (%) | Х       | Υ       | Miss Rate | Miss Rate * 100 |
|--------|-------------------|-----------------|----------|-------|----------|--------------|---------|---------|-----------|-----------------|
| L1D    | 200000000         | 14818248        | 14734566 | 83682 | 0.99435  | 99.43528     | 0.00042 | 0.07409 | 0.00565   | 0.56472         |
| L1I    | 200000000         | N/a             | N/a      | N/a   | N/a      | N/a          | N/a     | N/a     | N/a       | N/a             |
| L2C    | 200000000         | 83682           | 0        | 83682 | 0.00000  | 0.00000      | 0.00042 | 0.00042 | 1.00000   | 100.00000       |
| LLC    | 200000000         | 83682           | 0        | 83682 | 0.00000  | 0.00000      | 0.00042 | 0.00042 | 1.00000   | 100.00000       |

| trace3 | # of Instructions | Memory Accesses | Hit      | Miss  | Hit Rate | Hit Rate (%) | Х       | Υ       | Miss Rate | Miss Rate * 100 |
|--------|-------------------|-----------------|----------|-------|----------|--------------|---------|---------|-----------|-----------------|
| L1D    | 200000000         | 52440991        | 52430013 | 10978 | 0.99979  | 99.97907     | 0.00005 | 0.26220 | 0.00021   | 0.02093         |
| L1I    | 200000000         | 11049058        | 11049054 | 4     | 1.00000  | 99.99996     | 0.00000 | 0.05525 | 0.00000   | 0.00004         |
| L2C    | 200000000         | 21867           | 10889    | 10978 | 0.49796  | 49.79650     | 0.00005 | 0.00011 | 0.50204   | 50.20350        |
| LLC    | 200000000         | 14543           | 3569     | 10974 | 0.24541  | 24.54102     | 0.00005 | 0.00007 | 0.75459   | 75.45898        |

| trace4 | # of Instructions | Memory Accesses | Hit      | Miss    | Hit Rate | Hit Rate (%) | Х       | Υ       | Miss Rate | Miss Rate * 100 |
|--------|-------------------|-----------------|----------|---------|----------|--------------|---------|---------|-----------|-----------------|
| L1D    | 200000000         | 76920374        | 71302839 | 5617535 | 0.92697  | 92.69695     | 0.02809 | 0.38460 | 0.07303   | 7.30305         |
| L1I    | 200000000         | N/a             | N/a      | N/a     | N/a      | N/a          | N/a     | N/a     | N/a       | N/a             |
| L2C    | 200000000         | 8228208         | 2736116  | 5492092 | 0.33253  | 33.25288     | 0.02746 | 0.04114 | 0.66747   | 66.74712        |
| LLC    | 200000000         | 8009938         | 2583328  | 5426610 | 0.32252  | 32.25154     | 0.02713 | 0.04005 | 0.67748   | 67.74846        |









2. Qualitatively, does it make sense to split the L2 cache into L2-D and L2-I caches? Why or why not?

Splitting the L2 cache into the instruction and data portions decreases the latency by placing the instruction cache closer to the instruction fetch unit and the data cache close to the memory unit. In addition, splitting the cache increases bandwidth by splitting the tasks that the cache executes.

<sup>&</sup>lt;sup>1</sup> https://stackoverflow.com/questions/55752699/what-does-a-split-cache-means-and-how-is-it-usefulif-it-is

## Problem #2: L1 Data Cache of 4 traces by varying the configuration

1. What is the performance impact of a slower L1 data cache? e.g. double the latency in champsim\_config.json and check/compare the results.

| trace1             | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss  | Hit Rate | Hit Rate (%) | X           | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------|----------------------|--------------------|--------------|-------|----------|--------------|-------------|-------------|--------------|------------------|
| L1D (Latency = 10) | 200000002            | 66011644           | 65999<br>106 | 12538 | 0.99981  | 99.98101     | 0.000<br>06 | 0.3300<br>6 | 0.00019      | 0.01899          |
| L1D (Latency = 5)  | 200000000            | 67587936           | 67575<br>397 | 12539 | 0.99981  | 99.98145     |             | 0.3379<br>4 | 0.00019      | 0.01855          |

| trace2             | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss  | Hit Rate | Hit Rate (%) | х           | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------|----------------------|--------------------|--------------|-------|----------|--------------|-------------|-------------|--------------|------------------|
| L1D (Latency = 10) | 200000003            | 13050456           | 12966<br>774 | 83682 | 0.99359  | 99.35878     | 0.000<br>42 | 0.0652<br>5 | 0.00641      | 0.64122          |
| L1D (Latency = 5)  | 200000000            | 14818248           | 14734<br>566 | 83682 | 0.99435  | 99.43528     | 0.000<br>42 | 0.0740<br>9 | 0.00565      | 0.56472          |

| trace3             | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss  | Hit Rate | Hit Rate (%) | Х           | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------|----------------------|--------------------|--------------|-------|----------|--------------|-------------|-------------|--------------|------------------|
| L1D (Latency = 10) | 200000000            | 48715863           | 48704<br>885 | 10978 | 0.99977  | 99.97747     | 0.000<br>05 | 0.2435<br>8 | 0.00023      | 0.02253          |
| L1D (latency = 5)  | 200000000            | 52440991           | 52430<br>013 |       | 0.99979  | 99.97907     | 0.000<br>05 | 0.2622      | 0.00021      | 0.02093          |

| trace4             | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss        | Hit Rate | Hit Rate (%) | х           | Υ           | Miss<br>Rate | Miss Rate * 100 |
|--------------------|----------------------|--------------------|--------------|-------------|----------|--------------|-------------|-------------|--------------|-----------------|
| L1D (Latency = 10) | 20000004             | 59634625           | 54017<br>091 | 56175<br>34 | 0.90580  | 90.58008     | 0.028<br>09 | 0.2981<br>7 | 0.09420      | 9.41992         |
| L1D (Latency = 5)  | 200000000            | 76920374           | 71302<br>839 | 56175<br>35 | 0.92697  | 92.69695     | 0.028<br>09 | 0.3846<br>0 | 0.07303      | 7.30305         |









2. What is the performance impact of a smaller L1 data cache? e.g. decrease cache size by half (associativity) in champsim\_config.json and check/compare the results.

| trace1                   | # of<br>Instructions | Memory Accesses | Hit          | Miss | Hit Rate | Hit Rate (%) | х           | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------------|----------------------|-----------------|--------------|------|----------|--------------|-------------|-------------|--------------|------------------|
| L1D (Cache ways<br>= 6)  | 200000002            | 66005834        | 65960<br>085 |      | 0.99931  | 99.93069     | 0.0002<br>3 |             | 0.0006<br>9  | 0.06931          |
| L1D (Cache ways<br>= 12) | 200000000            | 67587936        | 67575<br>397 |      | 0.99981  | 99.98145     | 0.0000<br>6 | 0.337<br>94 | 0.0001<br>9  | 0.01855          |

| trace2                   | # of<br>Instructions | Memory Accesses | Hit          | Miss | Hit Rate | Hit Rate (%) | х      | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------------|----------------------|-----------------|--------------|------|----------|--------------|--------|-------------|--------------|------------------|
| L1D (Cache ways<br>= 6)  | 200000003            | 13050456        | 12966<br>774 |      | 0.99359  | 99.35878     | 0.0004 | 0.065<br>25 | 0.0064<br>1  | 0.64122          |
| L1D (Cache ways<br>= 12) | 200000000            | 14818248        | 14734<br>566 |      | 0.99435  |              | 0.0004 | 0.074<br>09 | 0.0056<br>5  | 0.56472          |

| trace3                   | # of<br>Instructions | Memory Accesses | Hit          | Miss | Hit Rate | Hit Rate (%) | х           | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------------|----------------------|-----------------|--------------|------|----------|--------------|-------------|-------------|--------------|------------------|
| L1D (Cache ways<br>= 6)  | 200000000            | 48716164        | 48700<br>540 |      | 0.99968  | 99.96793     | 0.0000      | -           | 0.0003<br>2  | 0.03207          |
| L1D (Cache ways<br>= 12) | 200000000            | 52440991        | 52430<br>013 |      | 0.99979  |              | 0.0000<br>5 | 0.262<br>20 | 0.0002<br>1  | 0.02093          |

| trace4                   | # of<br>Instructions | Memory Accesses | Hit          | Miss        | Hit Rate | Hit Rate (%) | х           | Υ           | Miss<br>Rate | Miss Rate<br>(%) |
|--------------------------|----------------------|-----------------|--------------|-------------|----------|--------------|-------------|-------------|--------------|------------------|
| L1D (Cache ways<br>= 6)  | 200000000            | 59620476        | 53830<br>982 | 57894<br>94 | 0.90289  | 90.28942     |             | 0.298<br>10 | 0.0971<br>1  | 9.71058          |
| L1D (Cache ways<br>= 12) | 200000000            | 76920374        | 71302<br>839 | 56175<br>35 | 0.92697  | 92.69695     | 0.0280<br>9 | 0.384<br>60 | 0.0730<br>3  | 7.30305          |









3. How important is the associativity of the L1 data cache? Conventional wisdom is that associativity is only important when the cache is small, is this true based on your results?

Based on my results, associativity (# of cache ways) is very important, if you want to minimize the number of misses. Because the L1 data cache is very small, if you can increase associativity, then you can maximize the number of accesses, and therefore, decrease the Miss Rate (shown in trace4's memory accesses and miss rate).

## Problem #3: L1 Instruction Cache of 4 traces by varying the configuration

1. What is the performance impact of a slower L1 instruction cache? e.g. double the latency in champsim\_config.json and check/compare the results.

| trace1                     | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss | Hit Rate | Hit Rate (%) | Х           | Υ           | Miss<br>Rate | Miss Rate (%) |
|----------------------------|----------------------|--------------------|--------------|------|----------|--------------|-------------|-------------|--------------|---------------|
| L1I (Cache<br>latency = 8) | 200000002            | 11124815           | 111206<br>89 | 4126 | 0.99963  | 99.96291     | 0.000<br>02 | 0.0556<br>2 | 0.00037      | 0.03709       |
| L1I (Cache<br>latency = 4) | 200000000            |                    | 982957<br>0  | 4102 | 0.99981  | 99.98145     | 0.000<br>06 | 0.3379<br>4 | 0.00019      | 0.01855       |

| trace2                     | # of<br>Instructions | Memory<br>Accesses | Hit | Miss | Hit Rate | Hit Rate (%) | Х   | Υ   | Miss<br>Rate | Miss Rate (%) |
|----------------------------|----------------------|--------------------|-----|------|----------|--------------|-----|-----|--------------|---------------|
| L1I (Cache<br>latency = 8) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |
| L1I (Cache<br>latency = 4) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |

| trace3                     | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss | Hit Rate | Hit Rate (%) | X     | Υ           | Miss<br>Rate | Miss Rate (%) |
|----------------------------|----------------------|--------------------|--------------|------|----------|--------------|-------|-------------|--------------|---------------|
| L1I (Cache<br>latency = 8) | 200000000            | 11764791           | 117647<br>87 | 4    | 1.00000  | 99.99997     | 0.000 | 0.0588      | 0.00000      | 0.00003       |
| L1I (Cache<br>latency = 4) | 200000000            | 11049058           | 110490<br>54 | 4    | 1.00000  | 99.99996     | 0.000 | 0.0552<br>5 | 0.00000      | 0.00004       |

| trace4                     | # of<br>Instructions | Memory<br>Accesses | Hit | Miss | Hit Rate | Hit Rate (%) | Х   | Υ   | Miss<br>Rate | Miss Rate (%) |
|----------------------------|----------------------|--------------------|-----|------|----------|--------------|-----|-----|--------------|---------------|
| L1I (Cache<br>latency = 8) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |
| L1I (Cache<br>latency = 4) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |





2. What is the performance impact of a smaller L1 instruction cache? decrease cache size by half (associativity) in champsim\_config.json and check/compare the results.

| trace1                  | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss      | Hit Rate | Hit Rate (%) | Х           | Υ           | Miss<br>Rate | Miss Rate (%) |
|-------------------------|----------------------|--------------------|--------------|-----------|----------|--------------|-------------|-------------|--------------|---------------|
| L1I (Cache ways<br>= 4) | 200000000            | 10444924           | 103940<br>82 | 5084<br>2 | 0.99513  | 99.51324     | 0.000<br>25 | 0.0522      | 0.00487      | 0.48676       |
| L1I (Cache ways<br>= 8) | 200000000            | 9833672            | 982957<br>0  | 4102      | 0.99981  | 99.98145     | 0.000<br>06 | 0.3379<br>4 | 0.00019      | 0.01855       |

| trace2                  | # of<br>Instructions | Memory<br>Accesses | Hit | Miss | Hit Rate | Hit Rate (%) | Х   | Υ   | Miss<br>Rate | Miss Rate (%) |
|-------------------------|----------------------|--------------------|-----|------|----------|--------------|-----|-----|--------------|---------------|
| L1I (Cache ways<br>= 4) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |
| L1I (Cache ways<br>= 8) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |

| trace3                  | # of<br>Instructions | Memory<br>Accesses | Hit          | Miss      | Hit Rate | Hit Rate (%) | X           | Υ           | Miss<br>Rate | Miss Rate (%) |
|-------------------------|----------------------|--------------------|--------------|-----------|----------|--------------|-------------|-------------|--------------|---------------|
| L1I (Cache ways<br>= 4) | 200000000            | 11053374           | 110089<br>03 | 4447<br>1 | 0.99598  | 99.59767     | 0.000<br>22 | 0.0552<br>7 | 0.00402      | 0.40233       |
| L1I (Cache ways<br>= 8) | 200000000            | 11049058           | 110490<br>54 | 4         | 1.00000  | 99.99996     | 0.000       | 0.0552<br>5 |              | 0.00004       |

| trace4                  | # of<br>Instructions | Memory<br>Accesses | Hit | Miss | Hit Rate | Hit Rate (%) | Х   | Υ   | Miss<br>Rate | Miss Rate (%) |
|-------------------------|----------------------|--------------------|-----|------|----------|--------------|-----|-----|--------------|---------------|
| L1I (Cache ways<br>= 4) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |
| L1I (Cache ways<br>= 8) | N/a                  | N/a                | N/a | N/a  | N/a      | N/a          | N/a | N/a | N/a          | N/a           |





3. How important is the associativity of the L1 instruction cache?

Higher associativity allows for more efficient utilization of cache but also increases the cost.<sup>2</sup> Because L1 IC holds the instruction of the process and not the data, if associativity decreases, this means there are fewer sets to hold instructions, thus decreasing the efficiency of execution i.e. fewer CPU executions over time. In general, as associativity increases, the miss rate decreases.<sup>3</sup>

<sup>2</sup> https://en.algorithmica.org/hpc/cpu-cache/associativity/

<sup>&</sup>lt;sup>3</sup> https://www.ecs.umass.edu/ece/koren/architecture/Simplescalar/lab1caches.htm